# AE 242 Aerospace Measurements Laboratory

# Digital Electronics

# Number system

$$(N)_b = d_{n-1}d_{n-2}...d_i...d_1d_0 \cdot d_{-1}d_{-2}...d_{-f}...d_{-m}$$

N - a number

b - radix or base of the number system

n - number of digits in integer portion

m - number of digits in fractional portion

d<sub>n-1</sub> - most significant digit (msd)

d<sub>-m</sub> - least significant digit (lsd)

Decimal number can be obtained by multiplying d<sub>i</sub> and d<sub>-f</sub> by their weights and adding the terms. Weights are equal to b<sup>i</sup> for the terms on the left of radix point and b<sup>-f</sup> for the terms on the right of radix point.

#### Binary number system

Number with a radix two or base two only two numbers (0 and 1) are used to represent numbers

Binary to decimal conversion

$$(11111)_2 = 1x2^4 + 1x2^3 + 1x2^2 + 1x2^1 + 1x2^0 = (31)_{10}$$

$$(1100.1011)_2$$
= 1x2<sup>3</sup>+ 1x2<sup>2</sup>+ 0x2<sup>1</sup>+ 0x2<sup>0</sup>+ 1x2<sup>-1</sup>+ 0x2<sup>-2</sup>+ 1x2<sup>-3</sup>+ 1x2<sup>-4</sup> =  $(12.6875)_{10}$ 

## Signed binary numbers

In decimal system + is used to represent positive number and - is used to represent negative number

In binary system left most bit, most significant bit (MSB) is used to represent the sign. 1 means negative and 0 means positive

Unsigned binary form  $(1000100)_2 = (68)_{10}$ 

Signed binary form  $(11000100)_2 = (-68)_{10}$  (eight bit number one bit reserved for sign)

Signed binary form  $(01000100)_2 = (68)_{10}$  (eight bit number one bit reserved for sign)

Maximum representation in unsigned 8 bit binary number is 255

Maximum representation in signed 8 bit binary number is 127

#### One's complement representation

In a binary number, if 1 is replaced by 0 and 0 by 1, the resulting number is one's complement of the original number.

If one of these number is positive, then the other number will be negative with the same magnitude. Widely used for representing the signed numbers. MSB 0 means positive number, 1 means negative number.

$$(+15)_{10} = (01111)_2$$
 and  $(-15)_{10} = (10000)_2$ 

For n bit number, maximum positive number in one's complement number is  $(2^{n-1} - 1)$  and maximum negative number is -  $(2^{n-1} - 1)$ 

All the bits are complemented including sign bit in case of one's complement representation of a negative number

Signed magnitude representation of  $(-15)_{10} = (11111)_2$ 

Only the sign bit is complemented in case of signed magnitude representation of a negative number

#### Two's complement representation

If 1 is added to one's complement of a binary number, the resulting number is a two's complement. The maximum positive number is +7 and maximum negative number is -8. 2's complement of 2's complement of a number is a number itself.

|                   |                    | Binary number    |                  |
|-------------------|--------------------|------------------|------------------|
| Decimal<br>number | Sign-<br>magnitude | One's complement | Two's complement |
| 0                 | 0000               | 0000             | 0000             |
| 1                 | 0001               | 0001             | 0001             |
| 2                 | 0010               | 0010             | 0010             |
| 3                 | 0011               | 0011             | 0011             |
| 4                 | 0100               | 0100             | 0100             |
| 5                 | 0101               | 0101             | 0101             |
| 6                 | 0110               | 0110             | 0110             |
| 7                 | 0111               | 0111             | 0111             |
| -8                |                    |                  | 1000             |
| <b>-7</b>         | 1111               | 1000             | 1001             |
| - 6               | 1110               | 1001             | 1010             |
| <b>-</b> 5        | 1101               | 1010             | 1011             |
| <b>-4</b>         | 1100               | 1011             | 1100             |
| - 3               | 1011               | 1100             | 1101             |
| - 2               | 1010               | 1101             | 1110             |
| <b>–</b> 1        | 1001               | 1110             | 1111             |
| - 0               | 1000               | 1111             |                  |

#### Two's complement representation

| Number           | 01001110 |
|------------------|----------|
| One's complement | 10110001 |
| Add 1            | 1        |
| Two's complement | 10110010 |

If the LSB of the number is 0, its 2's complement is obtained by scanning the number from LSB to MSB bit by bit and retaining the bits as they are up to and including the occurrence of the first 1 and complement all other bits

| Number           | 00110101 |
|------------------|----------|
| One's complement | 11001010 |
| Add 1            | 1        |
| Two's complement | 11001011 |

If the LSB of the number is 1. It's 2's complement is obtained by changing each 0 to 1 and 1 to 0 except the least significant bit

#### Binary addition

| Augend | Addend | Sum | Carry | Result |
|--------|--------|-----|-------|--------|
| 0      | 0      | 0   | 0     | 0      |
| 0      | 1      | 1   | 0     | 1      |
| 1      | 0      | 1   | 0     | 1      |
| 1      | 1      | 0   | 1     | 10     |

Binary number addition

|   | 0 | 1 | 0 | 1 |  |
|---|---|---|---|---|--|
| + | 1 | 1 | 1 | 1 |  |
|   |   |   | 0 |   |  |

#### Binary subtraction

| Minuend | Subtrahend | Difference | Borrow |
|---------|------------|------------|--------|
| 0       | 0          | 0          | 0      |
| 0       | 1          | 1          | 1      |
| 1       | 0          | 1          | 0      |
| 1       | 1          | 0          | 0      |

Binary number subtraction

|          | 1 | 0 | 1 | 1 | Minuend           |
|----------|---|---|---|---|-------------------|
| <u> </u> | 0 | 1 | 1 | 0 | <u>Subtrahend</u> |
|          | 0 | 1 | 0 | 1 | Difference        |

Binary multiplication: Similar to decimal multiplication

In digital circuit, the multiplication operation is performed by repeated additions of all partial products to obtain full product.

Binary division: Similar to decimal division

```
1101 Quotient
Divisor 1001)1110101 Dividend
1001
1011
1001
1001
1001
0000
```

**Answer: 1101** 

## 2's Complement arithmetic

Problem of subtraction can be converted in to a addition problem. This eliminates additional circuit for subtraction.

#### Subtraction using 2's complement

Binary subtraction can be performed by adding the 2's complement of the subtrahend to the minuend. If the final carry is generated, discard the carry and the answer is remaining bits which is positive (minuend > subtrahend). If the final carry is 0, the answer is negative (minuend < subtrahend) and it is in 2's complement.

| 7         | 0111  | Minuend        |
|-----------|-------|----------------|
| <u>-5</u> | 1011  | 2's Complement |
| +2        | 10010 |                |

| 5         | 0101 | Minuend        |
|-----------|------|----------------|
| <u>-7</u> | 1001 | 2's Complement |
| -2        | 1110 |                |

# **Digital signal**

Digital system only two discrete levels or values, low (0) or high (1). In case of positive logic, high is from 3.5-5v and low is 0-1v. In case of negative logic high is 0-1v and low is 3.5-5v. As long as voltage remains in these levels the state is considered low or high depending on logic used. Digital system are less susceptible to noise due to the range in logic voltages. High is also called as on and low as off.



(b) negative logic

(a) Positive logic

and

# **Digital signal**



## **Basic digital circuits**

**AND** operation

$$Y = A \cdot B \cdot C \cdot ... N$$

$$Y = ABC...N$$



Standard symbol for AND gate

A,B,C .. N are input variables (possible values only 0 &1) and Y is output. Y will be high only when all the inputs are high (positive logic)

|                    | Inputs   | Output |
|--------------------|----------|--------|
| $A = \overline{A}$ | <b>B</b> | Y      |
| 0                  | 0        | 0      |
| 0                  | 1        | 0      |
| 1                  | 0        | 0      |
| 1                  | 1        | 1      |

Truth table for a 2-input AND gate

#### **Basic digital circuits**

OR operation

$$C \stackrel{A}{\circ}$$

$$Y = A + B + C + ...N$$

Standard symbol for OR gate

Output of OR gate is 1, if and only if one or more inputs are 1

| Inp | outs | Output |
|-----|------|--------|
| A   | В    | Y      |
| 0   | 0    | 0      |
| 0   | 1    | 1      |
| 1   | 0    | 1      |
| 1   | 1    | 1      |

Truth table for a 2-input OR gate

## **Basic digital circuits**

**NOT** operation

$$Y = \overline{A}$$



Standard symbol for NOT gate

NOT gate also known as inverter. It is one input (A) and one output (Y) device. Output is complement of input. Bubble in the circuit always denotes inversion in digital circuits.

| Input<br>A | Output<br>Y |
|------------|-------------|
| 0          | 1           |
| l          | 0           |

Truth table for a NOT gate

#### **Derived gates**

Basic gates in digital circuitry are AND, OR and NOT. Using these three basic gates any Boolean (logic expression) can be realized. Other type of gates obtained using basic gates are NAND, NOR, XOR, XNOR

#### **NAND** operations

NOT-AND operation is known as NAND, it is a AND gate followed by a NOT gate. Complemented output of AND. Standard symbol is AND with bubble.



| Inp | uts | Output |  |
|-----|-----|--------|--|
| Ā   | В   | Y      |  |
| 0   | 0   | 1      |  |
| 0   | 1   | ſ      |  |
| 1   | 0   | 1      |  |
| 1   | 1   | 0      |  |

Truth table for a NAND gate

#### NAND as universal gate

Using NAND gate, basic digital circuits i.e. AND, OR, NOT can be obtained and this property makes it a universal gate.



#### **NOR operations**

NOT-OR operation is known as NOR. It is OR gate followed by a NOT gate. Complemented output of OR gate. Standard symbol is OR gate with a bubble.



|   | Inputs |             |  |
|---|--------|-------------|--|
| A | В      | Output<br>Y |  |
| 0 | 0      | 1           |  |
| 0 | 1      | 0           |  |
| 1 | 0      | 0           |  |
| 1 | 1      | 0           |  |

Truth table for a two input NOR gate

# Using NOR as universal gate

Using NOR gate, basic digital circuits i.e. AND, OR, NOT can be obtained and this property makes it a universal gate.



# **Exclusive-OR (EX-OR) operations**

It is not a basic gate, and the operation can be performed using the basic gates - AND, OR and NOT. Output is logic one when odd number of inputs are one.

Standard notation

$$Y = A \oplus B$$

$$Y = A \oplus B$$
  $Y = AB + AB$ 



|                | Inputs | Output |
|----------------|--------|--------|
| $\overline{A}$ | В      | Y      |
| 0              | 0      | 0      |
| 0              | 1      | 1      |
| 1              | 0      | 1      |
| 1              | 1      | 0      |

Truth table for a EX-OR gate

# **Exclusive-OR (EX-OR) operations**

Truth table for three inputs.

Output is logic one when odd number of inputs are one.



$$z = x \oplus y$$

(a) 2-Input EX-OR Gate



(b) 3-Input EX-OR function derived from Two 2-input-EX-OR gates

|   | Input |   | Output |
|---|-------|---|--------|
| X | У     | Z | p      |
| 0 | 0     | 0 | 0      |
| 0 | 0     | 1 | 1      |
| 0 | 1     | 0 | 1      |
| 0 | 1     | 1 | 0      |
| 1 | 0     | 0 | 1      |
| 1 | 0     | 1 | 0      |
| 1 | 1     | 0 | 0      |
| 1 | 1     | 1 | 1      |

Truth table for a EX-OR gate

# **Exclusive-NOR (EX-NOR) operations**

It is EX-OR gate followed by a NOT

Standard notation

$$Y = A \circ B$$

$$Y = \overline{AB + AB}$$

$$Y = \overline{AB + AB}$$



#### Digital circuit classification

Mainly two type of classification in digital circuits. *Combinational logic* circuits and *Sequential logic* circuits. Combinational logic circuits only depends on the combination of the gates. Output at any time are determined from the present combination of inputs. Where as sequential logic circuit depends on the combination of gates and sequence of input, it is history dependent. Sequential circuit employs storage elements in addition to logic gates.



#### Half adder

A logic circuit adding two bits is called as half adder. A and B are two inputs. S is sum and C is carry as output.

$$S = A \oplus B$$

Carry

$$C = AB$$



| Inp | Inputs |   | Outputs        |  |
|-----|--------|---|----------------|--|
| Α   | В      | S | $\overline{C}$ |  |
| 0   | 0      | 0 | 0              |  |
| 0   | 1      | 1 | 0              |  |
| 1   | 0      | 1 | 0              |  |
| 1   | 1      | 0 | 1              |  |



| Inp | puts | Out | puts           |
|-----|------|-----|----------------|
| Α   | В    | S   | $\overline{C}$ |
| 0   | 0    | 0   | 0              |
| 0   | 1    | 1   | 0              |
| 1   | 0    | 1   | 0              |
| 1   | 1    | 0   | 1              |

#### Full adder

In a full adder carry coming from low order bit is also considered. Input is  $A_n$ ,  $B_n$  and  $C_{n-1}$  Output is  $S_n$  and  $C_n$ 

$$\begin{split} S_n &= \overline{A}_n B_n \overline{C}_{n-1} + \overline{A}_n \overline{B}_n C_{n-1} + A_n \overline{B}_n \overline{C}_{n-1} + A_n B_n C_{n-1} \\ C_n &= A_n B_n + B_n C_{n-1} + A_n C_{n-1} \end{split}$$

|       | Inputs |           | Outp  | uts   |
|-------|--------|-----------|-------|-------|
| $A_n$ | $B_n$  | $C_{n-1}$ | $S_n$ | $C_n$ |
| 0     | 0      | 0         | 0     | 0     |
| 0     | 0      | 1         | 1     | 0     |
| 0     | 1      | 0         | 1 '.' | 0     |
| 0     | 1      | 1         | 0     | 1     |
| 1     | 0      | 0         | 1     | 0     |
| 1     | 0      | 1         | 0     | 1     |
| 1     | 1      | 0         | 0     | . 1   |
| 1     | 1      | 1         | 1     | 1     |



$$SUM = (A \oplus B) \oplus C_{in}$$

#### N-bit adder

An adder circuit for two n bit number consist of n full adder circuits. It accepts two n-bit number and produces output of (n+1) bit binary number as sum. Half adder may be used to add least significant bit



#### **BCD-to-7-segment decoder**

Digital display consisting of seven segments is commonly used and can represent all the decimal numerals. This display device requires the logic circuit to convert binary to decimal display in terms of a,b,..g segments.



## BCD-to-7-segment decoder

Seven segment display available as common anode (positive) or common cathode (ground). In case of common anode, output of the decoder should be active low i.e. negative logic. Logic is available to make display blank in case of 0, useful in leading zero in an integer, for example 005.



## One digit BCD adder

Four bit binary adder can be used to perform additions of BCD. Simple addition will not give correct results. If a carry is obtained in the decimal addition then the output is to be corrected by adding 6 in the second adder.

| 3+4 = 7  |
|----------|
| 0100 (4) |
| 0011 (3) |
| 0111     |
| 0000 (0) |
| 0111     |





**BCD Outputs** 

# Digital Circuits Sequential Logic

## Digital circuit classification

Mainly two type of classification in digital circuits. *Combinational logic* circuits and *Sequential logic* circuits. Combinational logic circuits only depends on the combination of the gates. Output at any time are determined from the present combination of inputs. Where as sequential logic circuit depends on the combination of gates and sequence of input, it is history dependent. Sequential circuit employs storage elements in addition to logic gates.



# **Sequential Logic**

It is a combination of combinational digital circuits. The output depends on the input sequence. The output depends on the past history and it is given in some form of feed back to the input.



# **Asynchronous & Synchronous**

Asynchronous: A sequential circuits whose output depends upon the sequence of input signals. Output will be affected whenever input changes.

Synchronous: A sequential circuits whose output can be defined from the knowledge of timing signal. Output will be affected only during timing signal. In general timing signal is called as clock signal.



<u>Clock signal:</u> Output changes only during the transition of the signal. Rising edge or falling edge. After the transition output is immune to any input changes.





## **Clock signal**

It is a periodic train of clock pulses, generated by system clock and used for synchronization of the events. Or the outputs are affected only by application of clock pulse. Output will change with 0, or 1 or rising edge or falling edge.



#### **NOR operations**

NOT-OR operation is known as NOR. It is OR gate followed by a NOT gate. Complemented output of OR gate. Standard symbol is OR gate with a bubble.



|   | Inputs | Output |
|---|--------|--------|
| A | В      | Ŷ      |
| 0 | 0      | 1      |
| 0 | 1      | 0      |
| 1 | 0      | 0      |
| 1 | * 1    | 0      |

Truth table for a two input NOR gate

## **Sequential Logic - NOR**



| Q' |  |  |  |
|----|--|--|--|
|    |  |  |  |
| Q  |  |  |  |
| _  |  |  |  |
| R  |  |  |  |
| S  |  |  |  |
| D  |  |  |  |

#### **NAND** operations

NOT-AND operation is known as NAND, it is a AND gate followed by a NOT gate. Complemented output of AND. Standard symbol is AND with bubble.



| Inp | uts | Output |  |
|-----|-----|--------|--|
| Ā   | В   | Y      |  |
| 0   | 0   | 1      |  |
| 0   | 1   | I      |  |
| 1   | 0   | 1      |  |
| 1   | 1   | 0      |  |

Truth table for a NAND gate

## **Sequential Logic**





## **Sequential Logic**





#### **Bounce elimination switch**

Mechanical switches have bouncing characteristics- multiple contacts. It also means multiple change in state. Switch position decided 1 as input in one of the terminals. At t = 0, switch is thrown from A to B. At t = 0 + at S will be  $V_{cc}$  and at time  $t_1$  R will be 0. In this position output is immune to any change at R and hence even at  $t_2$ ,  $t_3$  etc output is maintained.



#### Master-slave flip flop

Output is isolated from the input by applying out of phase clock signal (positive level triggered)











#### J-K flip-flop

Both the inputs can be high in case of J-K flip flop



Symbol of J-K flip flop

| Inputs |                | Output           |
|--------|----------------|------------------|
| $J_n$  | K <sub>n</sub> | $Q_{n+1}$        |
| 0      | 0              | $Q_n$            |
| 1      | 0              | 1                |
| 0      | 1              | 0                |
| 1      | 1              | $\overline{Q}_n$ |

Truth table for J-K flip flop



J-K flip flop using NAND gates

#### Counters

Digital counters are used for counting the number of events. n-flip flop can count 2<sup>n</sup> number. A 3-bit counter can count from 0 to 7. Flip-flop used are toggle type, toggles the output at falling edge.



3-bit counter using flip-flops

#### Counters

The output of  $Q_0$  (LSB) changes at every falling edge of the input pulse. The output of  $Q_1$  changes at every falling edge of  $Q_0$  and so on. The output at  $\times$  is 100 (i.e. 4). A decoder circuit is required to get the decimal number.



Wave form of a counter

## Input-output for different conditions



## Registers

A register is a group of flip-flops to store a group of bits (word). For storing n-bit word n flip-flops are required. Data is applied at *D*-inputs and output is available at *Q* with the rising edge of the pulse. Preset and clear is used to set or clear (reset) the output.



#### Data representation

Serial data - one bit at a time or with every clock pulse. One signal line is sufficient. More clock pulses for a given data.

Parallel data - many bits at a time and same number of lines as number of bits. In one clock pulse a word can be represented.



a) Serial form b) 4-bit parallel form

#### Registers

Registers are classified depending upon the way input is given and output is retrieved. Four possible mode of operations:

- 1) Serial-in, serial-out (SISO)
- 2) Serial-in, parallel-out (SIPO)
- 3) Parallel-in, serial-out (PISO)
- 4) Parallel-in, parallel-out (PIPO)

A register which can work in all the above four modes is called as universal register

## **Shift register**

Master-slave flip-flops are cascaded to form shift register. The circuit shown is a universal shift register. Generally, preset is set high to make output 0, before data transfer. After this data is fed serial or parallel, depending on requirements.



#### Shift register

Data 10110 is at serial input and seen at parallel output after 5 clock pulses. It is shown how the data shifts with clock pulse.



Waveform of shift registers for serial input